# **DDR VDDQ and VTT Termination Voltage Regulator**

#### FEATURES

- Two linear regulators
  - Maximum 2A current from VDDQ
  - Source and sink up to 2A VTT current
- 1.7V to 2.8V adjustable VDDQ output voltage
- 0.85V to 1.4V VTT output voltage (tracking at 50% of VDDQ)
- Buffered VREF output
- 500mV typical VDDQ dropout voltage at 2A
- Excellent load and line regulation, low noise
- Meets JEDEC DDR-I and DDR-II memory power spec
- Linear regulator design requires no inductors and has low external component count
- Integrated power MOSFETs
- Dual purpose ADJ/Shutdown pin
- Enable VTT pin for sleep or suspend to RAM function
- Built-in over-current limit and thermal shutdown for VDDQ and VTT
- Fast transient response
- Low quiescent current



#### ORDERING INFORMATION

| Device   | Package |
|----------|---------|
| TJ3212Q  | TDFN-8  |
| TJ3212DP | SOP-8   |
| TJ3212D  | SOP-16  |

## APPLICATION

- DDR memory and active termination buses
- Desktop computers, servers
- Residential and enterprise gateways
- DSL modems
- Routers and switches
- DVD recorders, LCD TV and STB
- 3D AGP cards

### DESCRIPSION

The TJ3212 is a dual-output low noise linear regulator designed to meet SSTL-2 and SSTL-3 specifications for DDR-SDRAM VDDQ supply and termination voltage VTT supply. With integrated power MOSFETs the TJ3212 can source up to 2A of VDDQ continuous current, and source or sink up to 2A VTT continuous current. The typical dropout voltage for VDDQ is 500mV at 2A load current.

The TJ3212 provides excellent full load regulation and fast response to transient load changes. It also has builtin over-current limits and thermal shutdown at 170°C.

The TJ3212 supports Suspend-To-RAM (STR) and ACPI compliance with Shutdown Mode which tri-states VTT to minimize quiescent system current.

The TJ3212 is available in a space saving TDFN-8 and SOIC-8 surface mount packages. Low thermal resistance allows them to withstand high power dissipation at  $85^{\circ}$ C ambient. The TJ3212 can operate over the industrial ambient temperature range of  $-40^{\circ}$ C to  $85^{\circ}$ C.

# DDR VDDQ and VTT Termination Voltage Regulator

## Ordering Information

| Package | Order No. | Description | Supplied As | Status     |
|---------|-----------|-------------|-------------|------------|
| TDFN-8  | TJ3212Q   |             | Reel        | Contact us |
| SOP-8   | TJ3212DP  |             | Reel        | Contact us |
| SOP-16  | TJ3212D   |             | Tube        | Contact us |

## **Absolute Maximum Ratings**

| CHARACTERISTIC                                                                                             |                                                       | SYMBOL                | RATINGS                             | UNIT   |
|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------|-------------------------------------|--------|
| $V_{\text{IN}}$ to GND                                                                                     |                                                       |                       | [GND - 0.3] to +6.0                 | V      |
|                                                                                                            | V <sub>DDQ</sub> , V <sub>TT</sub> to GND             |                       | [GND - 0.3] to +6.0                 | V      |
| Pin Voltage                                                                                                | ADJSD to GND                                          |                       | [GND - 0.3] to +6.0                 | V      |
|                                                                                                            | $V_{DDQ}$ / $V_{TT}$ , continuous <sup>(Note 1)</sup> |                       | 2.0 / ± 2.0                         | Α      |
| Output Current                                                                                             | V <sub>DDQ</sub> / V <sub>TT</sub> , peak             |                       | 2.8 / ± 2.8                         | Α      |
|                                                                                                            | V <sub>DDQ</sub> Source + V <sub>TT</sub> Source      |                       | 3                                   | Α      |
| Operating Ambier                                                                                           | nt Temperature                                        | T <sub>A</sub>        | -40 to 85                           | °C     |
| Operating Junctio                                                                                          | on Temperature                                        | TJ                    | -40 to 170                          | °C     |
| Storage Temperature                                                                                        |                                                       | T <sub>STG</sub>      | -40 to 150                          | °C     |
| Thermal Resistan<br>TDFN-8<br>SOP-8<br>SOP-16                                                              | ICE (Note 2)                                          | RJA                   | 55<br>120<br>90                     | °C / W |
| Continuous Power Dissipation <sup>(Note 2)</sup> T <sub>A</sub> = 25°C / 85°C<br>TDFN-8<br>SOP-8<br>SOP-16 |                                                       | PD <sub>(Cont.)</sub> | 2.6 / 1.5<br>1.2 / 0.7<br>1.6 / 0.9 | W      |
| Lead Temperature (Soldering, 10sec)                                                                        |                                                       | T <sub>SOL</sub>      | 300                                 | °C     |
| ESD Protection (HBM)                                                                                       |                                                       |                       | 2000                                | V      |

## **Operating Ratings**

| CHARACTERISTIC                                                                                                                              | SYMBOL           | RATINGS                                 | UNIT              |
|---------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------|-------------------|
| Ambient Operating Temperature Range                                                                                                         | T <sub>OPR</sub> | –40 to 85                               | °C                |
| V <sub>DDQ</sub> Regulator<br>Supply Voltage, V <sub>IN</sub><br>Load Current, Continuous<br>Load Current, Peak (1 sec)<br>C <sub>DDQ</sub> |                  | 3.0 to 3.6<br>0 to 2<br>2.5<br>220      | V<br>A<br>A<br>uF |
| V <sub>TT</sub> Regulator<br>Supply Voltage, V <sub>IN</sub><br>Load Current, Continuous<br>Load Current, Peak (1 sec)<br>C <sub>TT</sub>   |                  | 3.0 to 3.6<br>0 to ±2.0<br>±2.50<br>220 | V<br>A<br>A<br>uF |

### **Operating Ratings (Continued)**

| CHARACTERISTIC                                                                                             | SYMBOL            | RATINGS     | UNIT   |
|------------------------------------------------------------------------------------------------------------|-------------------|-------------|--------|
| V <sub>IN</sub> Supply Voltage Range                                                                       |                   | 3.0 to 3.6  | V      |
| V <sub>DDQ</sub> Source + V <sub>TT</sub> Source<br>Load Current, Continuous<br>Load Current, Peak (1 sec) |                   | 2.5<br>3.5  | A<br>A |
| Junction Operating Temperature Range                                                                       | T <sub>JOPR</sub> | -40 to +150 | °C     |

## **PIN CONFIGURATION**







## **PIN DESCRIPTION**

| Din No. | TDFN-8 / SOP-8 PKG |                                                           | SOP-16 PKG |                                                           |  |
|---------|--------------------|-----------------------------------------------------------|------------|-----------------------------------------------------------|--|
| Pin No. | Name               | Function                                                  | Name       | Function                                                  |  |
| 1       | VIN                | Input Supply                                              | VIN        | Input Supply                                              |  |
| 2       | VTT                | Output Voltage for Connection<br>to Termination Resistors | VIN        | Input Supply                                              |  |
| 3       | GND                | Ground                                                    | VIN        | Input Supply                                              |  |
| 4       | GND                | Ground                                                    | N.C        | Not internally connected.                                 |  |
| 5       | EN                 | Chip Enable                                               | N.C        | Not internally connected.                                 |  |
| 6       | ADJ                | VDDQ Adjust                                               | VTT        | Output Voltage for Connection<br>to Termination Resistors |  |
| 7       | VREF               | Reference Voltage                                         | GND        | Ground                                                    |  |
| 8       | VDDQ               | VDDQ Regulator Output<br>Voltage                          | GND        | Ground                                                    |  |
| 9       | -                  | -                                                         | EN         | Chip Enable                                               |  |
| 10      | -                  | -                                                         | SENSE      | Feedback for Regulating VTT                               |  |
| 11      | -                  | -                                                         | VREF       | Reference Voltage                                         |  |
| 12      | -                  | -                                                         | VDDQ       | VDDQ Regulator Output<br>Voltage                          |  |
| 13      | -                  | -                                                         | VDDQ       | VDDQ Regulator Output<br>Voltage                          |  |
| 14      | -                  | -                                                         | ADJ        | ADJ VDDQ Adjust                                           |  |
| 15      | -                  | -                                                         | GND        | Ground                                                    |  |
| 16      | -                  | -                                                         | VIN        | Input Supply                                              |  |

### TYPICAL APPLICATION



## TJ3212

### **ELECTRICAL CHARACTERISTICS**

| Parameters                                | Symbol                | Condition                                                                       | Min.  | Тур.      | Max.  | Unit     |
|-------------------------------------------|-----------------------|---------------------------------------------------------------------------------|-------|-----------|-------|----------|
| Supply Voltage Range                      | V <sub>IN</sub>       |                                                                                 | 3.0   |           | 3.6   | V        |
| Quiescent Current                         | ا <sub>م</sub>        | $I_{DDQ} = 0, I_{TT} = 0$                                                       |       | 2         |       | mA       |
| ADJSD Voltage                             | VADJSD                | (3)                                                                             | 1.225 | 1.250     | 1.275 | V        |
| Shutdown Current                          | I <sub>SHDN</sub>     | V <sub>ADJSD</sub> = 3.3V (shutdown)                                            |       | 0.1       |       | mA       |
| ADJSD Logic High                          | SHDN_H                | (2)                                                                             | 2.7   |           |       | V        |
| ADJSD Logic Low                           | SHDN_L                | (3)                                                                             |       |           | 1.5   | V        |
| Under-voltage Lockout                     | UVLO                  | Hysteresis = 100mV <sup>(3)</sup>                                               | 2.40  | 2.70      | 2.90  | V        |
| Thermal SHDN Threshold                    | T <sub>OVER</sub>     | (3)                                                                             | 150   | 170       |       | °C       |
| Thermal SHDN Hysteresis                   | T <sub>HYS</sub>      |                                                                                 |       | 50        |       | °C       |
| V <sub>DDQ</sub> , V <sub>TT</sub> TEMPCO | TEMPCO                | I <sub>OUT</sub> = 1A <sup>(3)</sup>                                            |       | 100       |       | ppm/°C   |
| VDDQ Regulator                            |                       |                                                                                 |       |           |       |          |
| VDDQ Output Voltage                       | V <sub>DDQ EDF</sub>  | I <sub>DDQ</sub> = 100mA                                                        | 2.450 | 2.500     | 2.550 | V        |
| VDDQ Load Regulation                      | V <sub>DDQ LOAD</sub> | $10mA \le I_{DDQ} \le 2A^{(4)}$                                                 |       | 10        | 25    | mV       |
| VDDQ Line Regulator                       | V <sub>DDQ LINE</sub> | $3.0V \le V_{IN} \le 3.6V$ , $I_{DDQ} = 0.1A$                                   |       | 5         | 25    | mV       |
| VDDQ Dropout Voltage                      | V <sub>DROP</sub>     | $I_{DDQ} = 2A^{(5)}$                                                            |       | 500       |       | mV       |
| ADJSD Bias Current                        | I <sub>ADJ</sub>      | (3)                                                                             |       | 0.8       | 3     | uA       |
| VDDQ Current Limit                        | I <sub>DDQ LIM</sub>  |                                                                                 | 2.0   | 2.5       |       | А        |
| VTT Regulator                             |                       |                                                                                 |       |           |       |          |
| VTT Output Voltage                        | V <sub>TT DEF</sub>   | I <sub>TT</sub> = 100mA                                                         | 1.225 | 1.250     | 1.275 | V        |
| VTT Load Regulation                       | V <sub>TT LOAD</sub>  | Source, $10mA \le I_{TT} \le 2A^{(4)}$<br>Sink, $-2A \le I_{TT} \le 10mA^{(4)}$ | -30   | 10<br>-10 | 30    | mV<br>mV |
| VTT Line Regulator                        | V <sub>TT LINE</sub>  | $3.0V \le V_{IN} \le 3.6V, I_{TT} = 0.1A$                                       |       | 5         | 15    | mV       |
| ITT Current Limit                         | I <sub>TT LIM</sub>   | Source / Sink (4)                                                               | ± 2.0 | ± 2.5     |       | А        |
| VTT Shutdown Leakage<br>Current           | I <sub>VTT OFF</sub>  | V <sub>EN_VTT</sub> = 0.4V (shutdown)                                           |       |           | 10    | uA       |
| Reference Voltage                         | V <sub>REF</sub>      | C <sub>REF</sub> = 0.1uF, I <sub>REF</sub> = 100uA                              | 1.225 | 1.250     | 1.275 | V        |

Note 1. VIN = 3.3V, VDDQ = 2.50V, VTT = 1.25V (default values), CDDQ=CTT=47 F, TA = 25°C unless otherwise specified.

Note 2. The ADJSD Logic High value is normally satisfied for full input voltage range by using a low leakage current (below 1 A). Schottky diode at ADJSD control pin.

Note 3. Guaranteed by design.

Note 4. Load and line regulation are measured at constant junction temperature by using pulse testing with a low duty cycle. For high current tests, correlation method can be used. Changes in output voltage due to heating effects must be taken into account separately. Load and line regulation values are guaranteed by design up to the maximum power dissipation.

Note 5. Dropout voltage is the input to output voltage differential at which output voltage has dropped 100mV from the nominal value obtained at 3.3V input. It depends on load current and junction temperature. Guaranteed by design.

## **TYPICAL OPERATING CHARACTERISTICS**









### TYPICAL OPERATING CHARACTERISTICS (Continued)







#### **APPLICATION INFORMATION**

#### **Powering DDR Memory**

Double-Data-Rate (DDR) memory has provided a huge step in performance for personal computers, servers and graphic systems. As is apparent in its name, DDR operates at double the data rate of earlier RAM, with two memory accesses per cycle versus one. DDR SDRAMs transmit data at both the rising and falling edges of the memory bus clock.

DDR's use of Stub Series Terminated Logic (SSTL) topology improves noise immunity and power-supply rejection, while reducing power dissipation. To achieve this performance improvement, DDR requires more complex power management architecture than previous RAM technology.

Unlike the conventional DRAM technology, DDR SDRAM uses differential inputs and a reference voltage for all interface signals. This increases the data bus bandwidth, and lowers the system power consumption. Power consumption is reduced by lower operating voltage, a lower signal voltage swing associated with Stub Series Terminated Logic (SSTL\_2), and by the use of a termination voltage, V<sub>TT</sub>. SSTL\_2 is an industry standard defined in JEDEC document JESD8-9. SSTL\_2 maintains high-speed data bus signal integrity by reducing transmission reflections. JEDEC further defines the DDR SDRAM specification in JESD79C.

DDR memory requires three tightly regulated voltages:  $V_{DDQ}$ ,  $V_{TT}$ , and  $V_{REF}$  (see Figure 1). In a typical SSTL\_2 receiver, the higher current  $V_{DDQ}$  supply voltage is normally 2.5V with a tolerance of ±200mV. The active bus termination voltage,  $V_{TT}$ , is half of  $V_{DDQ}$ .  $V_{REF}$  is a reference voltage that tracks half of  $V_{DDQ}$  ±1%, and is compared with the  $V_{TT}$  terminated signal at the receiver.  $V_{TT}$  must be within ± 40mV of  $V_{REF}$ .



Figure 1. Typical DDR terminations, Class II

The  $V_{TT}$  power requirement is proportional to the number of data lines and the resistance of the termination resistor, but does not vary with memory size. In a typical DDR data bus system each data line termination may momentarily consume 16.2mA to achieve the 405mV minimum over  $V_{TT}$  needed at the receiver:

$$I_{\text{termination}} = \frac{405\text{mV}}{\text{R}_{\text{t}}(25\Omega)} = 16.2\text{mA}$$

A typical 64Mbyte SSTL-2 memory system, with 128 terminated lines, has a worst-case maximum  $V_{TT}$  supply current up to ± 2.07A. However, a DDR memory system is dynamic, and the theoretical peak currents only occur for short durations, if they ever occur at all. These high current peaks can be handled by the  $V_{TT}$  external capacitor. In a real memory system, the continuous average  $V_{TT}$  current level in normal operation is less than ± 200mA.

Mar. 2011 - Preliminary

# DDR VDDQ and VTT Termination Voltage Regulator

The  $V_{DDQ}$  power supply, in addition to supplying current to the memory banks, could also supply current to controllers and other circuitry. The current level typically stays within a range of 0.5A to 1A, with peaks up to 2A or more, depending on memory size and the computing operations being performed.

The tight tracking requirements and the need for  $V_{TT}$  to sink, as well as source, current provide unique challenges for powering DDR SDRAM.

#### TJ3212 Regulator

The TJ3212 dual output linear regulator provides all of the power requirements of DDR memory by combining two linear regulators into a single package.  $V_{DDQ}$  regulator can supply up to 2A current, and the two quadrant  $V_{TT}$  termination regulator has current sink and source capability to ± 2A. The  $V_{DDQ}$  linear regulator uses a PMOS pass element for a very low dropout voltage, typically 500mV at a 2A output. The output voltage of  $V_{DDQ}$  can be set by an external voltage divider. The use of regulators for both the upper and lower side of the  $V_{DDQ}$  output allows a fast transient response to any change of the load, from high current to low current or inversely. The second output,  $V_{TT}$ , is regulated at  $V_{DDQ}$  / 2 by an internal resistor divider. Same as  $V_{DDQ}$ ,  $V_{TT}$  has the same fast transient response to load change in both directions. The  $V_{TT}$  regulator can source, as well as sink, up to 2A current. The TJ3212 is designed for optimal operation from a nominal 3.3V DC bus, but can work with  $V_{IN}$  up to 5V. When operating at higher  $V_{IN}$  voltages, attention must be given to the increased package power dissipation and proportionally increased heat generation. Limited by the package thermal resistance, the maximum output current of the device at higher  $V_{IN}$  cannot exceed the limit imposed by the maximum power dissipation value.

 $V_{REF}$  is typically routed to inputs with high impedance, such as a comparator, with little current draw. An adequate  $V_{REF}$  can be created with a simple voltage divider of precision, matched resistors from  $V_{DDQ}$  to ground. A small ceramic bypass capacitor can also be added for improved noise performance.

#### **Input and Output Capacitors**

The TJ3212 requires that at least a 220 $\mu$ F electrolytic capacitor be located near the V<sub>IN</sub> pin for stability and to maintain the input bus voltage during load transients. An additional 4.7 $\mu$ F ceramic capacitor between the V<sub>IN</sub> and GND, located as close as possible to those pins, is recommended to ensure stability.

At a minimum, a 220 $\mu$ F electrolytic capacitor is recommended for the V<sub>DDQ</sub> output. An additional 4.7 $\mu$ F ceramic capacitor between the V<sub>DDQ</sub> and GND, located very close to those pins, is recommended.

At a minimum, a 220uF electrolytic capacitor is recommended for the  $V_{TT}$  output. This capacitor should have low ESR to achieve best output transient response. SP or OSCON capacitors provide low ESR at high frequency, and thus are a good choice. In addition, place a 4.7uF ceramic capacitor between the  $V_{TT}$  pin and GND, located very close to those pins. The total ESR must be low enough to keep the transient within the  $V_{TT}$  window of 40mV during the transition for source to sink. An average current step of ± 0.5A requires:

$$\mathsf{ESR} < \frac{40\mathsf{mV}}{\mathsf{1A}} = 40\mathsf{m}\Omega$$

Both outputs will remain stable and in regulation even during light or no load conditions. The general recommendation for circuit stability for the TJ3212 requires the following:

1)  $C_{IN} = C_{DDQ} = C_{TT} = 220 \text{uF} / 4.7 \text{uF}$  for the full temperature range of -40 to +85°C. 2)  $C_{IN} = C_{DDQ} = C_{TT} = 100 \text{uF} / 2.2 \text{uF}$  for the temperature range of -25 to +85°C.

Mar. 2011 - Preliminary

#### Adjusting VDDQ Output Voltage

The TJ3212 internal bandgap reference is set at 1.25V. The  $V_{DDQ}$  voltage is adjustable by using a resistor divider, R1 and R2:

$$V_{DDQ} = V_{ADJ} \times \frac{R1 + R2}{R2}$$

where  $V_{ADJ}$  = 1.25V. The recommended divider value is R1 = R2 = 10k for DDR-1 application, and R1 = 4.42k, R2 = 10k for DDR-2 application ( $V_{DDQ}$  = 1.8V,  $V_{TT}$  = 0.9V).

#### Shutdown

ADJSD also serves as a shutdown pin. When this is pulled high (SHDN\_H), both the  $V_{DDQ}$  and the  $V_{TT}$  outputs tristate and could sink/source less than 10uA. During shutdown, the quiescent current is reduced to less than 0.5mA, independent of output load.

It is recommended that a low leakage Schottky diode be placed between the ADJSD Pin and an external shutdown signal to prevent interference with the ADJ pin's normal operation. When the diode anode is pulled low, or left open, the TJ3212 is again enabled.

For Shutdown operation, observe the following:

| N                                                                   | Under ADJSD shutdown condition, V <sub>DDQ</sub> should go to tri-state.                                            |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| V <sub>DDQ</sub>                                                    | Under EN_VTT shutdown condition, $V_{DDQ}$ should keep state (2.5V).                                                |
| V <sub>TT</sub>                                                     | Under ADJSD or EN_VTT shutdown condition, $V_{TT}$ should go to tri-state and should sink or source less than 10uA. |
| Under ADJSD shutdown condition, V <sub>REF</sub> should go to zero. |                                                                                                                     |
| V <sub>REF</sub>                                                    | Under EN_VTT shutdown condition, $V_{REF}$ should keep state (1.2V or VDDQ/2).                                      |

#### **Current Limit and Over-temperature Protection**

The TJ3212 features internal current limiting with thermal protection. During normal operation,  $V_{DDQ}$  limits the output current to approximately 2A and  $V_{TT}$  limits the output current to approximately ± 2A. When  $V_{TT}$  is current limiting into a hard short circuit, the output current folds back to a lower level (~1A) until the over-current condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the junction temperature of the device exceeds 170°C(typical), the thermal protection circuitry triggers and tri-states both  $V_{DDQ}$  and  $V_{TT}$  outputs. Once the junction temperature has cooled to below about 120°C the TJ3212 returns to normal operation.

#### **Typical Thermal Characteristics**

The overall junction to ambient thermal resistance ( $\theta_{JA}$ ) for device power dissipation (PD) primarily consists of two paths in the series. The first path is the junction to the case ( $\theta_{JC}$ ) which is defined by the package style and the second path is case to ambient ( $\theta_{CA}$ ) thermal resistance which is dependent on board layout. The final operating junction temperature for any condition can be estimated by the following thermal equation:

 $T_{J} = T_{A} + P_{D} x (\theta_{JC}) + P_{D} x (\theta_{CA})$  $= T_{A} + P_{D} x (\theta_{CA})$